

| Limitat         | ion of   | A. FIFO                   |      |
|-----------------|----------|---------------------------|------|
| 6 deep FIFO     | Ь        | 5                         |      |
|                 | 000      | 000                       |      |
|                 | 001      | 1001                      |      |
|                 | 010      | 0 1 1                     |      |
|                 | 6 ( )    |                           |      |
|                 | 100      |                           | wptn |
|                 | 10       |                           |      |
|                 | , /      | when soll-o               | 1000 |
| 111->000        |          | hopken                    |      |
| All bits toggel | وع       |                           |      |
|                 | -> Az    | ain lead to ability State |      |
|                 | Meta-sto | ability State             |      |

# Asynchronous FIFO

In asynchronous FIFO, data read and write operations use different clock frequencies. Since write and read clocks are not synchronized, it is referred to as asynchronous FIFO. Usually, these are used in systems where data need to pass from one clock domain to another which is generally termed as 'clock domain crossing'. Thus, asynchronous FIFO helps to synchronize data flow between two systems working on different clocks.



## **Asynchronous FIFO Block Diagram**



SYNCHRONIZERS will help to achieve clock domain crossing.

A single "2 FF synchronizer" can resolve metastability for only one bit. Hence, depending on write and read pointers multiple 2FF synchronizers are required.

## Signals:

wr\_en: write enable

wr\_data: write data

full: FIFO is full

empty: FIFO is empty

rd\_en: read enable

rd\_data: read data

b\_wptr: binary write pointer

g\_wptr: gray write pointer

b\_wptr\_next: binary write pointer next

g\_wptr\_next: gray write pointer next

b\_rptr: binary read pointer

g\_rptr: gray read pointer

b\_rptr\_next: binary read pointer next

g\_rptr\_next: gray read pointer next

b rptr sync: binary read pointer synchronized

b wptr\_sync: binary write pointer synchronized

# Asynchronous FIFO Operation

In the case of synchronous FIFO, the write and read pointers are generated on the same clock. However, in the case of asynchronous FIFO write pointer is aligned to the write clock domain whereas the read pointer is aligned to the read clock domain. Hence, it requires domain crossing to calculate FIFO full and empty conditions. This causes metastability in the actual design. In order to resolve this metastability, 2 flip flops or 3 flip flops synchronizer can be used to pass write and read pointers. For explanation, we will go with 2 flip-flop synchronizers. Please note that a single "2 FF synchronizer" can resolve metastability for only one bit. Hence, depending on write and read pointers multiple 2FF synchronizers are required.

The write operation occurs in one clock domain, and the read operation occurs in another clock domain.



2 flip-flop synchronizer

```
module synchronizer #(parameter WIDTH=3) (input clk, rst n, [WIDTH:0] d in,
output reg [WIDTH:0] d out);
  reg [WIDTH: 0] q1;
  always@(posedge clk) begin
    if(!rst n) begin
      q1 <= 0;
      d out <= 0;
    end
    else begin
      q1 <= d in;
      d out <= q1;
    end
  end
endmodule
```

## Usage of Binary to Gray code converter and vice-versa in Asynchronous FIFO

Till now, we discussed how to get asynchronous write and read pointers in respective clock domains. However, we should not pass binary formatted write and read pointer values. Due to metastability, the overall write or read pointer value might be different.

Example: When binary value wr ptr = 4'b1101 at the write clock domain is transferred via 2FF synchronizer, at the read clock domain wr ptr value may receive as 4'b1111 or any other value that is not acceptable. Whereas gray code is assured to have only a single bit change from its previous value. Hence, both write and read pointers need to convert first to their equivalent gray code in their corresponding domain and then pass them to an opposite domain. To check FIFO full and empty conditions in another domain, we have two ways.

#### Way 1

Convert received gray code formatted pointers to binary format and then check for the full and empty conditions.

```
FIFO full condition

g2b_converter g2b_wr(g_rptr_sync, b_rptr_sync); // g2b_converter is a different module

? wrap_around = b_rptr_sync[PTR_WIDTH] ^ b_wptr[PTR_WIDTH];

wfull = wrap_around & (b_wptr[PTR_WIDTH-1:0] == b_rptr_sync[PTR_WIDTH-1:0]); // The lower bits (position) of the write and read pointers match.

wrap_around = MSB of Read ptr sync ^ MSB of write ptr

0 ^ 1 = 1;

FIFO empty condition

Write
g2b_converter g2b_rd(g_wptr_sync, b_wptr_sync);

rempty = (b_wptr_sync == b_rptr_next);
```

#### Way 2

Check for full and empty conditions directly with the help of gray coded write and read pointer received. This is efficient as it does not need extra hardware for converting gray-coded write and read pointers to equivalent binary forms.

FIFO full condition

```
wfull = (g_wptr_next == {~g_rptr_sync[PTR_WIDTH:PTR_WIDTH-1],
g_rptr_sync[PTR_WIDTH-2:0]});
```

FIFO empty condition

```
rempty = (g_wptr_sync == g_rptr_next);
```

#### **Asynchronous FIFO Verilog Code**

#### **Write Pointer Handler**

The output of synchronizer g\_rptr\_sync is given as an input to 'write pointer handler' module used to generate the FIFO full condition. The binary write pointer (b\_wptr) is incremented if it satisfies (w\_en & !full) condition. This b\_wptr value is fed to the fifo\_mem module to write data into the FIFO.

```
module wptr handler #(parameter PTR WIDTH=3) (
                                                                     Module Defined
             input wclk, wrst n, w en,
             input [PTR_WIDTH:0] g_rptr_sync,
             output reg [PTR_WIDTH:0] b_wptr, g_wptr,
             output reg full
           );
             reg [PTR_WIDTH:0] b_wptr_next; | Next defined
reg [PTR_WIDTH:0] g_wptr_next; | Next defined
Intermediate
Variables
             reg wrap_around;
wire wfull; // why?
                                                              If write enable is true and the FIFO is not full,
                                                              then it increments b_wptr by 1.
             assign b wptr next = b wptr+(w en & !full);
             assign g wptr next = (b wptr next >>1) b wptr next; // gray code conversion logic
             always@(posedge wclk or negedge wrst n) begin
                if(!wrst n) begin
                 b_wptr <= 0; // set default value</pre>
               end
                else begin
                 b wptr <= b wptr next; // incr binary write pointer</pre>
                  g wptr <= g wptr next; // incr gray write pointer</pre>
                end
             end
             always@(posedge wclk or negedge wrst n) begin
               if(!wrst_n) full <= 0;
else     full <= wfull; ?</pre>
             end
 assign wfull = (g_wptr_next == {~g_rptr_sync[PTR_WIDTH:PTR_WIDTH-1],
           g_rptr_sync[PTR_WIDTH-2:0]});
           endmodule
```

The two most significant bits of g\_rptr\_sync (PTR\_WIDTH:PTR\_WIDTH-1) are inverted using ~ The rest of the bits (PTR\_WIDTH-2:0) remain unchanged.

This creates a "wrap-around condition" for the write pointer to detect when the FIFO is full.

If g\_wptr\_next matches the modified g\_rptr\_sync, it means the FIFO is full.

```
It takes b_wptr_next, shifts it one bit to the right (b_wptr_next >> 1),
```

and performs a bitwise XOR (^) with the original b wptr next.

// gray code conversion logic :

#### **Read Pointer Handler**

The output of synchronizer g\_wptr\_sync is given as an input to the 'read pointer handler' module to generate FIFO empty condition. The binary read pointer (b\_rptr) is incremented if it satisfies (r\_en & !empty) condition. This b\_rptr value is fed to the fifo mem module to read data from the FIFO.

```
module rptr handler #(parameter PTR WIDTH=3) (
                                                       Module Defined
  input rclk, rrst_n, r_en,
  input [PTR WIDTH:0] g wptr sync,
  output reg [PTR WIDTH:0] b rptr, g rptr,
  output reg empty
);
  reg [PTR WIDTH:0] b rptr next;
                                        11 Next d
  reg [PTR WIDTH:0] g rptr next;
  wire Tempty
assign b_rptr_next = b_rptr+(r_en & !empty);
  assign g_rptr_next = (b_rptr_next >>1)^b_rptr_next;
 assign rempty = (g_wptr_sync == g_rptr_next);
  always@(posedge rclk or negedge rrst n) begin
    if(!rrst n) begin
      b rptr <= 0;
                                                              Always Block
      g rptr <= 0;
    end
    else begin
      b rptr <= b rptr next;
      g rptr <= g rptr next;</pre>
    end
  end
  always@(posedge rclk or negedge rrst n) begin
    if(!rrst n) empty <= 1;</pre>
                empty <= rempty;</pre>
    else
  end
endmodule
```

rempty:

This is a combinational signal.

It immediately reflects the result of the comparison (g\_wptr\_sync == g\_rptr\_next), indicating whether the FIFO is empty at that exact moment.

It does not depend on the clock and serves as an intermediate condition for the logic.

empty:

This is a registered signal (a flip-flop).

It is updated on the clock edge (posedge rclk), meaning it only changes when the read clock (rclk) pulses.

It reflects the latched state of rempty during the last clock cycle.

#### **FIFO Memory**

Based on binary coded write and read pointers data is written into the FIFO or read from the FIFO respectively.

```
module fifo mem #(parameter DEPTH=8, DATA WIDTH=8, PTR WIDTH=3) (
  input wclk, w en, rclk, r en,
  input [PTR WIDTH:0] b wptr, b rptr,
                                                              Module
Lectoration
  input [DATA WIDTH-1:0] data in,
  input full, empty,
  output reg [DATA WIDTH-1:0] data out
  reg [DATA WIDTH-1:0] fifo[0:DEPTH-1];
  always@(posedge wclk) begin
    if(w en & !full) begin
      fifo[b wptr[PTR WIDTH-1:0]] <= data in;</pre>
  end
  always@(posedge rclk) begin
    if(r en & !empty) begin
     data out <= fifo[b rptr[PTR WIDTH-1:0]];</pre>
    end
  end
  */
  assign data out = fifo[b rptr[PTR WIDTH-1:0]];
endmodule
```

## **Top Module**

```
`include "synchronizer.v"
`include "wptr handler.v"
`include "rptr handler.v"
`include "fifo mem.v"
module asynchronous fifo #(parameter DEPTH=8, DATA WIDTH=8) (
  input wclk, wrst n,
  input rclk, rrst n,
  input w en, r en,
  input [DATA WIDTH-1:0] data in,
  output reg [DATA WIDTH-1:0] data out,
  output reg full, empty
                                                         Module Declaration
);
  parameter PTR WIDTH = $clog2(DEPTH);
  reg [PTR_WIDTH:0] g_wptr_sync, g_rptr sync; // Synchronized versions of the Gray pointers
  reg [PTR_WIDTH:0] b wptr, b rptr;
                                                 after crossing domains.
  reg [PTR WIDTH:0] g_wptr, g_rptr;// before crossing domains.
  wire [PTR_WIDTH-1:0] waddr, raddr;// Addresses extracted from the lower bits of the binary
                                      pointers (b_wptr and b_rptr)
```

```
1a. synchronizer #(PTR WIDTH) sync wptr (rclk, rrst_n, g_wptr, g_wptr_sync);
  //write pointer to read clock domain
1b. synchronizer #(PTR WIDTH) sync rptr (wclk, wrst n, g rptr, g rptr sync);
  //read pointer to write clock domain
2a. wptr handler #(PTR WIDTH) wptr h(wclk, wrst n,
  w en,g rptr sync,b wptr,g wptr,full);
2b. rptr handler #(PTR WIDTH) rptr h(rclk, rrst n,
  r en,g wptr sync,b rptr,g rptr,empty);
3. fifo mem fifom(wclk, w en, rclk, r en,b wptr, b rptr, data in,full,empty,
  data out);
  endmodule
                                             fifo_mem #( // Optional: Specify parameter values here, if different from default
                                                       .DEPTH(8),
                                                                    // FIFO depth
                                                       .DATA_WIDTH(8), // Data width
  Testbench Code
                                                       .PTR_WIDTH(3) // Pointer width
                                             ) fifom (
                                               .wclk(wclk),
                                                             // Connect the wclk signal to the wclk port
  module async fifo TB;
                                             .w_en(w_en),
                                                            // Connect the w_en signal to the w_en port
                                                           // Connect the rclk signal to the rclk port
                                               .rclk(rclk),
     parameter DATA WIDTH = 8;
                                             .r_en(r_en),
                                                           // Connect the r_en signal to the r_en port
                                                              // Connect the b_wptr signal to the b_wptr port
                                               .b_wptr(b_wptr),
     wire [DATA WIDTH-1:0] data out;
                                             .b_rptr(b_rptr), // Connect the b_rptr signal to the b_rptr port
     wire full;
                                               .data_in(data_in), // Connect the data_in signal to the data_in port
     wire empty;
                                                        // Connect the full signal to the full port
     reg [DATA WIDTH-1:0] data in;
                                               .empty(empty),
                                                               // Connect the empty signal to the empty port
                                             .data_out(data_out) // Connect the data_out signal to the data_out port
     reg w en, wclk, wrst n;
                                             );
     reg r en, rclk, rrst n;
     // Queue to push data in
     reg [DATA WIDTH-1:0] wdata q[$], wdata;
     asynchronous fifo as fifo (wclk, wrst n,rclk,
  rrst n,w en,r en,data in,data out,full,empty);
     always #10ns wclk = ~wclk;
     always #35ns rclk = ~rclk;
     initial begin
       wclk = 1'b0; wrst n = 1'b0;
       w en = 1'b0;
       data in = 0;
       repeat(10) @(posedge wclk);
       wrst n = 1'b1;
       repeat(2) begin
         for (int i=0; i<30; i++) begin
            @(posedge wclk iff !full);
            w en = (i%2 == 0)? 1'b1 : 1'b0;
            if (w en) begin
              data in = $urandom;
              wdata q.push back(data in);
            end
         end
         #50;
       end
```

```
end
```

```
initial begin
    rclk = 1'b0; rrst_n = 1'b0;
    r en = 1'b0;
    repeat(20) @(posedge rclk);
    rrst n = 1'b1;
    repeat(2) begin
      for (int i=0; i<30; i++) begin</pre>
        @(posedge rclk iff !empty);
        r_en = (i%2 == 0)? 1'b1 : 1'b0;
        if (r_en) begin
          wdata = wdata_q.pop_front();
          if(data_out !== wdata) $error("Time = %0t: Comparison Failed:
expected wr_data = %h, rd_data = %h", $time, wdata, data_out);
          else $display("Time = %Ot: Comparison Passed: wr data = %h and
rd data = %h",$time, wdata, data out);
        end
      end
      #50;
    end
    $finish;
  end
  initial begin
    $dumpfile("dump.vcd"); $dumpvars;
  end
endmodule
```

#### Output:

```
Time = 1575: Comparison Passed: wr data = 51 and rd data = 51
Time = 1715: Comparison Passed: wr data = cd and rd data = cd
Time = 1855: Comparison Passed: wr data = 0e and rd data = 0e
Time = 1995: Comparison Passed: wr data = db and rd data = db
Time = 2135: Comparison Passed: wr data = 71 and rd data = 71
Time = 2275: Comparison Passed: wr data = 63 and rd data = 63
Time = 2415: Comparison Passed: wr data = e9 and rd data = e9
Time = 2555: Comparison Passed: wr data = 98 and rd data = 98
Time = 2695: Comparison Passed: wr data = 03 and rd data = 03
Time = 2835: Comparison Passed: wr data = a4 and rd data = a4
Time = 2975: Comparison Passed: wr data = a7 and rd data = a7
Time = 3115: Comparison Passed: wr data = 45 and rd data = 45
Time = 3255: Comparison Passed: wr data = 00 and rd data = 00
Time = 3395: Comparison Passed: wr_data = 4f and rd data = 4f
Time = 3535: Comparison Passed: wr data = 3e and rd data = 3e
Time = 3675: Comparison Passed: wr data = e7 and rd data = e7
Time = 3815: Comparison Passed: wr data = d8 and rd data = d8
Time = 3955: Comparison Passed: wr data = 31 and rd data = 31
Time = 4095: Comparison Passed: wr data = 8b and rd data = 8b
Time = 4235: Comparison Passed: wr data = 07 and rd data = 07
Time = 4375: Comparison Passed: wr data = a1 and rd data = a1
Time = 4515: Comparison Passed: wr data = 15 and rd data = 15
Time = 4655: Comparison Passed: wr data = e6 and rd data = e6
Time = 4795: Comparison Passed: wr data = 80 and rd data = 80
Time = 4935: Comparison Passed: wr data = 01 and rd data = 01
Time = 5075: Comparison Passed: wr_data = 72 and rd_data = 72
Time = 5215: Comparison Passed: wr data = c8 and rd data = c8
Time = 5355: Comparison Passed: wr data = dc and rd data = dc
Time = 5495: Comparison Passed: wr data = d7 and rd data = d7
```